## A Comprehensive Guide to CMOS VLSI: From First Principles to Advanced Design

### **Section 1: The Foundation of Solid-State Electronics**

The remarkable evolution of Very Large Scale Integration (VLSI) technology, which has enabled the integration of billions of transistors onto a single silicon chip, is fundamentally rooted in the physics of semiconductor materials. Understanding how electricity flows—or is prevented from flowing—within these materials is the first step toward comprehending the operation of any modern electronic device. This section establishes the foundational principles, beginning with the quantum mechanical nature of semiconductors and culminating in the behavior of the PN junction, the elemental building block of the transistor.

### 1.1 Semiconductor Physics and the Flow of Electricity

The electrical properties of a solid material are determined by the arrangement of its atoms in a crystal lattice and, more specifically, by the energy levels that its electrons are permitted to occupy. In an isolated atom, electrons exist in discrete energy levels. When atoms are brought together to form a crystal, these discrete levels broaden into continuous energy bands.

• Energy Bands and the Band Gap: In a semiconductor like silicon (Si), two primary energy bands dictate its electrical behavior: the valence band (Ev) and the conduction band (Ec). The valence band represents the energy levels of the outermost electrons that are bound to their respective atoms. The conduction band represents the energy levels of electrons that have broken free from their atomic bonds and are able to move throughout the crystal, thereby conducting electricity. These two bands are separated by a forbidden energy range known as the band gap (Eg). For silicon at room temperature, the band gap is approximately 1.12 eV.<sup>1</sup> For an electron to conduct electricity, it must gain enough energy to jump from the valence band, across the band gap, and into the

conduction band. When this occurs, it leaves behind a vacancy in the valence band, known as a

hole, which can be considered a mobile positive charge carrier.<sup>1</sup>

• Intrinsic and Extrinsic Semiconductors: A pure semiconductor crystal is called an intrinsic semiconductor. At absolute zero temperature, its valence band is completely full and its conduction band is empty, making it a perfect insulator. At room temperature, thermal energy is sufficient to excite a small number of electrons into the conduction band, creating an equal number of electrons and holes. The intrinsic carrier concentration in silicon, denoted ni, is approximately 1.45×1010 cm\$^{-3}\$ at 300 K, which is too low for most practical applications.

To dramatically increase the conductivity, semiconductors are intentionally doped with impurity atoms, a process that creates **extrinsic semiconductors**.

- N-type Doping: Introducing pentavalent atoms (e.g., Phosphorus, Arsenic), which have five valence electrons, into the silicon lattice creates an excess of free electrons. These impurity atoms are called donors. The energy level of these donor electrons is very close to the conduction band, so they are easily excited into it, becoming mobile charge carriers. In an n-type semiconductor, electrons are the majority carriers and holes are the minority carriers.
- P-type Doping: Introducing trivalent atoms (e.g., Boron), which have three valence electrons, creates a deficiency of one electron, or a hole. These impurity atoms are called acceptors. The energy level of these acceptor states is very close to the valence band, making it easy for a valence electron to move into this state, effectively creating a mobile hole. In a p-type semiconductor, holes are the majority carriers and electrons are the minority carriers.<sup>1</sup>
- The Fermi Level: The Fermi level (EF) is a conceptual energy level that represents the statistical probability of an energy state being occupied by an electron. In an intrinsic semiconductor, EF lies near the middle of the band gap. Doping shifts the Fermi level: in an n-type material, EF moves closer to the conduction band, while in a p-type material, it moves closer to the valence band. This shift is a direct consequence of the altered carrier concentrations and is a key concept for understanding the behavior of semiconductor junctions.<sup>1</sup>
- Carrier Transport Mechanisms: The movement of charge carriers (electrons and holes) constitutes the flow of electricity. There are two primary mechanisms for this transport:
  - 1. **Drift:** The movement of charge carriers under the influence of an applied electric field (E). Electrons drift in the direction opposite to the field, while holes drift in the same direction. The resulting drift current density is proportional to the electric field and the carrier concentration.
  - 2. **Diffusion:** The movement of charge carriers from a region of high concentration to a region of low concentration. This movement is a natural statistical process driven by the concentration gradient and does not require an electric field. The resulting diffusion current is proportional to the gradient of the carrier concentration.

The interplay between drift and diffusion is the central principle governing the operation of

#### 1.2 The PN Junction Diode in Equilibrium

The most fundamental structure in semiconductor devices is the **PN junction**, formed by bringing p-type and n-type semiconductor materials into intimate contact. The behavior of this junction is the basis for diodes, bipolar transistors, and the source/drain regions of MOSFETs.

- Formation of the Depletion Region: Immediately upon formation of the junction, a steep concentration gradient exists for both majority carriers. Holes from the p-side diffuse into the n-side, and electrons from the n-side diffuse into the p-side. As these carriers cross the junction, they leave behind the fixed, ionized impurity atoms: negatively charged acceptor ions (NA-) on the p-side and positively charged donor ions (ND+) on the n-side. This process creates a region near the metallurgical junction that is depleted of mobile charge carriers, known as the depletion region or space charge region.<sup>1</sup>
- Built-in Potential and Energy Bands: The layer of fixed positive and negative charges in the depletion region establishes an internal electric field that points from the n-side to the p-side. This field opposes the further diffusion of majority carriers. The diffusion process continues until the force of the electric field on the carriers perfectly balances the tendency for diffusion. At this point, the system is in thermal equilibrium, and there is no net flow of current across the junction.<sup>1</sup>

The total potential difference across the depletion region in equilibrium is called the built-in potential,  $\phi$ 0, given by the equation:

#### φ0=qkTln(ni2NAND)

where k is Boltzmann's constant, T is the absolute temperature, and q is the elementary charge.1

The energy band diagram provides the clearest visualization of this equilibrium state. For the system to be in equilibrium, the Fermi level (EF) must be constant throughout the entire structure. To achieve this alignment, the energy bands of the p-type and n-type regions must shift relative to each other. The bands on the p-side are higher in energy than the bands on the n-side, resulting in a "bending" of the conduction and valence bands across the depletion region. This band bending creates a potential energy barrier of height  $q\phi 0$  that majority carriers must overcome to diffuse across the junction. The equilibrium state is not static but a dynamic balance. The internal electric field (represented by the slope of the energy bands) creates a drift current that sweeps minority carriers across the junction. Simultaneously, the concentration gradient drives a diffusion current of majority carriers in the opposite direction. In equilibrium, these two

opposing currents are equal in magnitude, resulting in zero net current.<sup>1</sup> This concept—that zero external current is the result of two perfectly balanced internal currents—is essential for understanding how applying an external voltage disrupts this balance to produce a net current flow.

#### 1.3 The Junction Under Bias

Applying an external voltage across the PN junction, known as biasing, disturbs the equilibrium and allows for the control of current flow.

- Forward Bias: When a positive voltage is applied to the p-side with respect to the n-side, the external field opposes the internal built-in field. This reduces the potential energy barrier across the depletion region. With a lower barrier, the diffusion of majority carriers across the junction increases exponentially. The diffusion current becomes much larger than the small, opposing drift current, resulting in a significant net current flow from the p-side to the n-side. The energy band diagram for forward bias shows the Fermi levels being separated by the applied voltage, which effectively lowers the height of the potential barrier.<sup>6</sup>
- Reverse Bias: When a negative voltage is applied to the p-side with respect to the n-side, the external field aids the internal built-in field. This increases the height of the potential energy barrier, further suppressing the diffusion of majority carriers. The diffusion current becomes negligible. The drift current, which depends on the concentration of minority carriers, remains largely unaffected and constitutes a very small reverse saturation current. This current flows from the n-side to the p-side and is nearly independent of the applied reverse voltage. The energy band diagram shows the Fermi levels separating further apart, increasing the barrier height.<sup>6</sup>

This asymmetric current-flow characteristic—allowing large current in one direction (forward bias) while blocking it in the other (reverse bias)—is known as rectification, and it is the primary function of a diode.

# Section 2: The Metal-Oxide-Semiconductor (MOS) System

While the PN junction is the fundamental building block, the engine of the digital revolution is the **Metal-Oxide-Semiconductor Field-Effect Transistor (MOSFET)**. Its operation is based

on the principles of the MOS capacitor, a structure that allows an electric field to control the concentration of charge carriers at a semiconductor surface.

#### 2.1 The MOS Capacitor

The MOS capacitor is a three-layer structure composed of a metal gate electrode, a thin insulating layer of silicon dioxide (SiO2), and a semiconductor substrate (or body). This forms a capacitor where the gate and substrate act as the two plates, separated by the oxide dielectric. The key principle is that applying a voltage to the gate creates an electric field across the oxide, which in turn modulates the charge distribution at the surface of the semiconductor. For a p-type silicon substrate, the operation can be divided into three distinct modes based on the gate voltage (

VG).

- Accumulation (VG<0): A negative voltage on the gate attracts the majority carriers (holes) from the p-type substrate to the silicon-oxide interface. This results in a higher concentration of holes at the surface than in the bulk, a condition known as accumulation. The energy bands at the surface bend upwards, indicating an increase in potential energy for electrons and a decrease for holes, which draws the valence band edge closer to the Fermi level.<sup>1</sup>
- **Depletion (VG>0, small):** A small positive voltage on the gate repels the mobile majority carriers (holes) from the interface, pushing them deeper into the substrate. This leaves behind a region near the surface that is depleted of mobile carriers and contains only fixed, negatively charged acceptor ions (NA-). This is the **depletion region**. The energy bands at the surface bend downwards, indicating that the surface potential has increased.<sup>1</sup>
- Inversion (VG>Vth): As the positive gate voltage is increased further, the downward bending of the energy bands becomes more pronounced. Eventually, the gate voltage becomes strong enough to attract minority carriers (electrons) from the bulk to the surface. When the concentration of these electrons at the surface becomes greater than the concentration of holes in the bulk, the surface is said to be inverted. This thin layer of mobile electrons at the interface forms a conducting n-channel. The gate voltage at which strong inversion occurs is known as the threshold voltage (Vth). In the energy band diagram, strong inversion corresponds to the point where the intrinsic Fermi level at the surface (Ei) drops below the bulk Fermi level (EF), and the surface potential becomes equal in magnitude but opposite in sign to the bulk Fermi potential (φS=-2φF).<sup>1</sup>

#### 2.2 The MOSFET: Structure and Operation

The MOSFET transforms the MOS capacitor's ability to control surface charge into a practical three-terminal switching device. This is achieved by adding two heavily doped regions of the opposite type to the substrate on either side of the gate.

- Structure: An n-channel MOSFET (nMOS) consists of a p-type substrate into which two heavily doped n-type regions, the **source** and the **drain**, are diffused or implanted. The region between the source and drain is the channel, and it is controlled by the gate electrode, which is separated from the silicon surface by a thin layer of SiO2.<sup>1</sup> A p-channel MOSFET (pMOS) has the complementary structure: an n-type substrate with p-type source and drain regions. In CMOS (Complementary MOS) technology, both nMOS and pMOS transistors are fabricated on the same chip, typically by creating an n-type "well" within a p-type substrate to house the pMOS devices.<sup>1</sup>
- Operation: The MOSFET acts as a voltage-controlled switch. The gate-to-source voltage (VGS) controls the conductivity of the channel. For an nMOS transistor:
  - If VGS is less than the threshold voltage (Vth), no inversion layer is formed, and the
    path between source and drain consists of two back-to-back PN junctions. No
    current can flow, and the transistor is in the cut-off state.
  - o If VGS is greater than Vth, a continuous n-type inversion channel is formed, connecting the source and drain. Now, if a positive drain-to-source voltage (VDS) is applied, electrons are drawn from the source, travel through the channel, and are collected at the drain. This flow of electrons constitutes the drain current, ID. The transistor is ON.<sup>1</sup>

## 2.3 MOSFET Current-Voltage (I-V) Characteristics

The relationship between the drain current (ID) and the terminal voltages (VGS, VDS) defines the MOSFET's I-V characteristics. The behavior of the device in the ON state is divided into two main regions of operation.<sup>1</sup>

- Cut-off Region (VGS<Vth): As described above, the transistor is OFF, and the drain current is ideally zero (ID=0).
- Linear (or Triode) Region (VGS>Vth and VDS<VGS-Vth): In this region, a continuous conductive channel exists from source to drain. For a small VDS, the drain current is approximately proportional to VDS, meaning the device behaves like a voltage-controlled resistor. As VDS increases, the voltage drop along the channel reduces the effective gate-to-channel voltage near the drain, causing the channel to become less conductive there. This results in a sub-linear increase of ID with VDS. The current is given by:\$\$I D =

Here,  $\mu$ n is the electron mobility, Cox is the gate oxide capacitance per unit area, and W and L are the channel width and length, respectively.

• Saturation Region (VGS>Vth and VDS≥VGS-Vth): When VDS reaches the value VGS-Vth, the effective gate-to-channel voltage at the drain end becomes zero. At this point, the inversion channel is said to be "pinched off" at the drain. For any further increase in VDS, the pinch-off point moves slightly toward the source, and the voltage at this point remains fixed at VGS-Vth. Electrons arriving at the pinch-off point are then swept across the drain's depletion region by the high electric field. To a first-order approximation, the drain current becomes independent of VDS and is controlled only by VGS. The device now behaves like a voltage-controlled current source.¹ The saturation current is given by:

ID=21μnCoxLW(VGS-Vth)2

This dual functionality is the cornerstone of CMOS circuit design. The ability to act as a switch (cut-off vs. ON), a resistor (linear region), and a current source (saturation region) allows the MOSFET to be used in a vast array of analog and digital circuits. In a CMOS inverter, for instance, during a switching event, one transistor often operates in the saturation region, acting as a current source to charge or discharge the output load, while the other operates in the linear region, acting as a resistive load. This dynamic interaction between the two operational modes is what enables the sharp, robust switching characteristics of CMOS logic.

## Section 3: The Threshold Voltage and Second-Order Effects

The threshold voltage (Vth) is arguably the most important parameter of a MOSFET, as it defines the transition point between the ON and OFF states. While the first-order model provides a foundational understanding, the behavior of modern, scaled-down transistors is heavily influenced by second-order effects that cause Vth to deviate significantly from a simple constant. In contemporary VLSI design, these are not minor corrections but dominant factors that must be managed.

## 3.1 Defining the Threshold Voltage (Vth)

The threshold voltage is the minimum gate-to-source voltage required to create a strong

inversion layer (the channel). Its value is determined by the fundamental physics of the MOS structure and is composed of several components <sup>1</sup>:

- 1. **Work Function Difference (ΦGC):** The difference between the work function of the gate material (e.g., polysilicon) and the semiconductor substrate. This term accounts for the built-in potential of the MOS system.
- 2. **Surface Inversion Component (–2φF):** The portion of the gate voltage needed to bend the energy bands sufficiently to achieve strong inversion at the surface. φF is the bulk Fermi potential of the substrate.
- Depletion Charge Component (-QBO/Cox): The voltage required to offset the charge
  of the fixed ions in the depletion region that forms under the gate before inversion
  occurs.
- 4. **Fixed Oxide Charge Component (–Qox/Cox):** The voltage needed to compensate for fixed positive charges that are trapped at the silicon-oxide interface during fabrication.

Combining these terms gives the expression for the zero-bias threshold voltage, VTO:

VT0=ΦGC-2φF-CoxQB0-CoxQox

#### 3.2 The Body Effect (Substrate Bias Effect)

In many circuit configurations, particularly when transistors are connected in series (stacked), the source terminal of a transistor is not at the same potential as its substrate (or body). This source-to-substrate voltage (VSB) has a direct impact on the threshold voltage.<sup>1</sup>

- **Mechanism:** A positive VSB (for an nMOS device) acts as a reverse bias on the source-substrate junction. This widens the depletion region beneath the gate, increasing the total amount of fixed negative charge (QB) that the gate voltage must overcome to form the channel.<sup>1</sup>
- Impact: To compensate for this larger depletion charge, a higher gate voltage is required to achieve inversion. Consequently, the threshold voltage increases. This phenomenon is known as the **body effect** or **substrate bias effect**. The change in Vth is described by the following equation:

$$VT=VTO+\gamma(|-2\phi F+VSB|-|2\phi F|)$$

where  $\gamma$  is the body-effect coefficient, which depends on the substrate doping and oxide thickness.1

The body effect is a critical consideration in physical design. For example, in a two-input NAND gate, the pull-down network consists of two nMOS transistors in series. When both inputs are high, the source of the top transistor is at the drain voltage of the bottom transistor,

which is above ground. This non-zero VSB increases the Vth of the top transistor, making it "weaker" (i.e., providing less current) than the bottom one. To achieve a fast and symmetrical pull-down, designers must compensate for this by increasing the width-to-length (W/L) ratio of the top transistor, which in turn increases its area and input capacitance.

#### 3.3 Small-Geometry Effects on Vth and Current

As transistor dimensions shrink into the deep submicron regime, the simple long-channel models become inadequate. Several small-geometry effects emerge that significantly alter device behavior.

• Channel Length Modulation (CLM): In the saturation region, the drain current is ideally independent of VDS. In reality, as VDS increases beyond the saturation point (VDSAT), the depletion region around the drain expands and the channel pinch-off point moves slightly towards the source. This reduces the effective channel length (Leff). Since drain current is inversely proportional to channel length, this effect causes the saturation current to increase slightly with VDS. This gives the transistor a finite output resistance and is modeled by adding a corrective term to the saturation current equation:

ID,sat=ID,sat,ideal·(1+λVDS)

where  $\lambda$  is the channel length modulation parameter.1

- Short-Channel Effects and DIBL: When the channel length (L) becomes comparable to the source and drain junction depletion depths, the gate loses some control over the channel. The source and drain junctions themselves help to support a portion of the depletion charge, meaning less charge needs to be supported by the gate. This results in a reduction of the threshold voltage as L decreases. Furthermore, the potential barrier in the channel that prevents current flow in the subthreshold region is controlled not just by VGS but also by VDS. A high drain voltage can lower this barrier, an effect known as Drain-Induced Barrier Lowering (DIBL). DIBL causes a further reduction in Vth at high VDS and is a major contributor to subthreshold leakage current in modern devices.<sup>1</sup>
- Velocity Saturation: In long-channel devices, carrier velocity is proportional to the electric field. In short-channel devices, the lateral electric field along the channel can be very high (>104 V/cm). At such high fields, the velocity of charge carriers no longer increases linearly with the field and approaches a saturation velocity (vsat). This means the current delivered by the transistor stops increasing quadratically with VGS in saturation and becomes approximately linear. This effect limits the maximum current a transistor can provide, reducing its drive strength compared to what long-channel models would predict.<sup>1</sup>

These second-order effects illustrate that in modern VLSI, device parameters are not static but are complex functions of the operating conditions and physical geometry. Managing these variations through careful design and modeling is a central task of the VLSI engineer.

## Section 4: The CMOS Inverter: Static and Dynamic Behavior

The CMOS inverter is the most fundamental logic gate in digital VLSI design. Its design and analysis serve as a template for understanding all static CMOS logic. It consists of a complementary pair of transistors—one nMOS and one pMOS—with their gates and drains connected together. This simple structure provides a robust, low-power implementation of the logical NOT operation.

#### 4.1 The Ideal Inverter and Performance Metrics

An ideal inverter would exhibit a perfectly sharp transition in its Voltage Transfer Characteristic (VTC), which plots the output voltage (Vout) as a function of the input voltage (Vin). Its key characteristics would be:

- An output voltage swing from rail to rail (O to VDD).
- An infinitely high gain in the transition region.
- A switching threshold voltage (Vth) precisely at VDD/2.
- Perfectly defined logic levels, where any input below Vth produces a high output, and any input above Vth produces a low output.<sup>1</sup>

Real inverters deviate from this ideal. To quantify their performance, several critical voltage points and metrics are defined <sup>1</sup>:

- VOH (Output High Voltage): The maximum output voltage when the input is low. For a CMOS inverter, VOH=VDD.
- **VOL (Output Low Voltage):** The minimum output voltage when the input is high. For a CMOS inverter, VOL=0.
- VIL (Input Low Voltage): The maximum input voltage that is reliably interpreted as a logic 'O'. It is defined as the point on the VTC where the slope, dVout/dVin, equals -1.
- VIH (Input High Voltage): The minimum input voltage that is reliably interpreted as a logic '1'. It is also defined at the point where the slope of the VTC is -1.

- **Noise Margins:** These metrics quantify the circuit's ability to tolerate noise on its input. A larger noise margin indicates a more robust design.
  - Low Noise Margin (NML): NML=VIL-VOL
  - **High Noise Margin (NMH):** NMH=VOH-VIH

#### 4.2 The CMOS Inverter: DC Analysis

The VTC of a CMOS inverter is derived by equating the drain currents of the nMOS (IDn) and pMOS (IDp) transistors (IDn=IDp) and solving for Vout as Vin is swept from 0 to VDD. The analysis reveals five distinct regions of operation, defined by the states (cut-off, linear, or saturation) of the two transistors.<sup>1</sup>

- 1. **Region A (Vin<VTn):** The nMOS is in cut-off, the pMOS is in the linear region. No current flows, and Vout=VOH=VDD.
- 2. **Region B (VTn≤Vin<Vth):** The nMOS enters saturation, while the pMOS remains in the linear region. Vout begins to drop as Vin increases. The point VIL lies within this region.
- 3. **Region C (Vin=Vth):** Both transistors are in saturation. This is the transition region where the VTC is steepest. The switching threshold voltage (Vth) is the point where Vin=Vout. By equating the saturation current equations for both transistors, Vth can be derived <sup>1</sup>: Vth=1+knkpVTO,n+knkp(VDD+VTO,p)
  - where  $kn=\mu nCox(W/L)n$  and  $kp=\mu pCox(W/L)p$ .
- 4. **Region D (Vth<Vin≤VDD+VTp):** The nMOS transitions to the linear region, while the pMOS remains in saturation. Vout continues to fall. The point VIH lies within this region.
- 5. **Region E (Vin>VDD+VTp):** The pMOS is in cut-off, the nMOS is in the linear region. No current flows, and Vout=VOL=0.

#### 4.3 Inverter Sizing and Performance

The shape of the VTC, and thus the noise margins and switching point, is critically dependent on the ratio of the transconductance parameters, often denoted as the beta ratio ( $\beta n/\beta p$ ) or transconductance ratio (kR=kn/kp). Since hole mobility ( $\mu p$ ) is typically 2-3 times lower than electron mobility ( $\mu n$ ), a pMOS transistor needs a correspondingly wider channel (larger W) than an nMOS transistor to provide the same amount of current.

A **symmetric inverter** is designed to have Vth=VDD/2, which generally maximizes the noise margins and provides equal rise and fall times. To achieve this, the pull-up (pMOS) and

pull-down (nMOS) networks must have equal drive strengths. This requires setting the transconductance ratio such that it compensates for the mobility difference, typically meaning (W/L)p $\approx$ (2 to 3)×(W/L)n.<sup>1</sup> Adjusting this ratio shifts the VTC: increasing the nMOS strength (higher

kR) shifts the VTC to the left, while increasing the pMOS strength (lower kR) shifts it to the right.

#### **4.4 Inverter Switching Characteristics**

The dynamic performance of an inverter is characterized by its propagation delay—the time it takes for the output to respond to a change at the input. This delay is primarily determined by the time required to charge or discharge the total load capacitance (Cload) connected to the output node. Cload is the sum of the internal parasitic capacitances of the inverter itself and the external capacitances from interconnects and the gates of subsequent logic stages.<sup>1</sup>

#### • Propagation Delays (τpHL and τpLH):

- τpHL (high-to-low): The delay for the output to fall from 50% of VDD in response to the input rising to 50% of VDD. This transition is driven by the nMOS transistor pulling the output node to ground.
- τpLH (low-to-high): The delay for the output to rise, driven by the pMOS transistor charging the output node to VDD.

The delay is fundamentally governed by the relationship I=CdtdV. A stronger transistor (larger W/L ratio) can source or sink more current (I), allowing it to charge or discharge the capacitance (C) faster, thus reducing the delay. However, increasing a transistor's size also increases its own parasitic gate and diffusion capacitances, which adds to the load of the *preceding* stage. This creates a fundamental trade-off between the drive strength of a gate and the load it presents to its driver, a central theme in performance optimization.<sup>1</sup>

The superiority of the CMOS inverter is best understood when compared to earlier technologies.

**Table 1: Comparison of Inverter Technologies** 

| Characteristic | Resistive Load<br>nMOS | Depletion-Loa<br>d nMOS | Pseudo-nMOS | Static CMOS |
|----------------|------------------------|-------------------------|-------------|-------------|
| VOH            | VDD                    | VDD                     | VDD         | VDD         |

| VOL                         | >0 (Ratioed)              | >0 (Ratioed)              | >0 (Ratioed)              | 0         |
|-----------------------------|---------------------------|---------------------------|---------------------------|-----------|
| Noise Margin<br>Low (NML)   | Poor                      | Fair                      | Poor                      | Excellent |
| Noise Margin<br>High (NMH)  | Good                      | Good                      | Good                      | Excellent |
| Static Power<br>Dissipation | High (when output is low) | High (when output is low) | High (when output is low) | Near Zero |
| Area                        | Very Large<br>(resistor)  | Moderate                  | Small                     | Small     |
| Complexity                  | Simple                    | Moderate                  | Simple                    | Higher    |

Data synthesized from <sup>1</sup>

This comparison starkly illustrates the advantages of CMOS. Its rail-to-rail output swing (VOH=VDD, VOL=0) results in large, symmetric noise margins, making it highly robust. Most importantly, in a static state (input high or low), one of the transistors is always off, meaning there is no direct path from VDD to ground. This results in near-zero static power dissipation, a decisive advantage that has made CMOS the dominant technology for virtually all digital applications.

## Section 5: Combinational and Sequential Logic Design

Building on the principles of the CMOS inverter, this section explores the design of more complex logic functions. It covers how to construct combinational logic gates that perform Boolean operations and introduces sequential circuits, which add the critical element of memory or state to digital systems.

### **5.1 Static CMOS Logic Gates**

Static CMOS logic gates are constructed using a complementary pull-up network (PUN) and pull-down network (PDN). The PDN is built with nMOS transistors to connect the output to ground (VSS), while the PUN is built with pMOS transistors to connect the output to the power supply (VDD).<sup>1</sup>

- **Design Principle:** The structure of these networks directly implements Boolean logic.
  - o **nMOS transistors in series** implement an **AND** function in the PDN. A path to ground exists only if all series transistors are ON.
  - o **nMOS transistors in parallel** implement an **OR** function in the PDN. A path to ground exists if any parallel transistor is ON.
- **Duality:** The PUN is the logical dual of the PDN. Where the PDN has series-connected nMOS transistors, the PUN has parallel-connected pMOS transistors, and vice-versa. This ensures that for any valid input combination, either the PUN or the PDN is ON, but never both simultaneously, thus maintaining the low static power characteristic of CMOS.
- NAND and NOR Gates:
  - NAND Gate: The PDN consists of nMOS transistors in series, and the PUN consists of pMOS transistors in parallel. The output is low only when all inputs are high.
  - NOR Gate: The PDN consists of nMOS transistors in parallel, and the PUN consists of pMOS transistors in series. The output is low if any input is high.
- Complex Gates (AOI/OAI): CMOS technology excels at implementing complex logic functions like AND-OR-INVERT (AOI) and OR-AND-INVERT (OAI) in a single stage. For example, the function F=A·B+C can be built with a PDN that has two series nMOS (for A and B) in parallel with a single nMOS (for C), and a corresponding dual PUN.<sup>1</sup>

#### **5.2 Logical Sizing and EDA Tools**

Optimizing the performance of complex logic gates requires careful **transistor sizing**, which involves adjusting the width-to-length (W/L) ratios of the transistors. The goal is typically to achieve balanced rise and fall times, equivalent to the drive strength of a reference inverter.<sup>1</sup>

- The Sizing Problem: The worst-case delay must be considered. For an n-input NAND gate, the worst-case pull-down path involves all n nMOS transistors in series. To match the resistance of a single nMOS in a reference inverter, each of these series transistors must be sized up by a factor of n (i.e., have a width of nW). Conversely, for an n-input NOR gate, the worst-case pull-up path has n pMOS transistors in series, requiring each to be sized up by a factor of n. This leads to a significant increase in area and input capacitance, particularly for NOR gates with many inputs.
- Impact of Sizing on Performance: Sizing up a transistor increases its drive strength (reducing its delay) but also increases its gate capacitance. This increased capacitance becomes a larger load for the preceding gate in the logic path, slowing it down. This

- fundamental trade-off means that optimizing a single gate in isolation is insufficient; performance must be optimized across an entire logic path.<sup>1</sup>
- Role of EDA Tools: This complex, multi-variable optimization is handled by modern
  Electronic Design Automation (EDA) tools. During logic synthesis and physical design,
  these tools use sophisticated algorithms to size gates along timing-critical paths. They
  rely on detailed timing models for each library cell (e.g., Non-Linear Delay Model NLDM,
  or Composite Current Source CCS) to predict the impact of sizing changes.<sup>1</sup> The core
  principle behind many of these algorithms is

**Logical Effort**, a framework that formalizes the trade-off between a gate's inherent complexity (logical effort) and the load it must drive (electrical effort). For a path to have minimum delay, the total effort should be distributed evenly across all stages.<sup>28</sup> EDA tools iteratively resize gates to balance this effort, thereby meeting timing constraints while minimizing area and power penalties.<sup>1</sup>

#### 5.3 Sequential Logic: Latches and Flip-Flops

While combinational logic produces outputs based on current inputs, **sequential logic** incorporates memory to produce outputs based on both current inputs and past states. The fundamental building block of memory is the bistable element.

- Bistable Elements: The simplest memory element is formed by cross-coupling two inverters. This circuit has two stable states (one output high and the other low, or vice-versa) and will hold its state indefinitely as long as power is supplied.<sup>1</sup>
- Latches (Level-Sensitive): A latch is a memory element whose output can change whenever its clock (or enable) input is active.
  - **SR Latch:** Formed from cross-coupled NOR or NAND gates, it has Set (S) and Reset (R) inputs to control its state.
  - Clocked D-Latch: A more common variant that has a single data input (D) and a clock input (CLK). When CLK is high, the latch is transparent, meaning its output Q follows the D input. When CLK goes low, the latch stores the value of D at that instant and holds it until the next active clock phase.<sup>1</sup>
- Flip-Flops (Edge-Triggered): A flip-flop is a memory element that samples its input and changes its output only at a specific instant in time—the active edge (either rising or falling) of the clock signal.
  - Master-Slave D-Flip-Flop: A common implementation consists of two cascaded D-latches. The first latch (the "master") is controlled by the clock signal, while the second (the "slave") is controlled by the inverted clock signal. For a positive-edge-triggered flip-flop:
    - 1. When CLK is low, the master latch is transparent and samples the D input. The slave latch is closed and holds the previous value.

- 2. On the rising edge of CLK, the master latch closes, capturing the value of D at that instant. Simultaneously, the slave latch becomes transparent, passing the newly captured value from the master to the final output Q.
- 3. When CLK is high, the slave latch remains transparent, but its input from the master is stable. The master latch is closed and is immune to any further changes on the D input.

This master-slave structure ensures that the output changes only in response to the clock edge, making flip-flops the preferred storage element for building synchronous digital systems like registers and state machines.1

## **Section 6: Power Dissipation in CMOS Circuits**

Power consumption has evolved from a secondary concern in early VLSI to a primary design constraint, especially for portable devices and high-performance processors. The low static power of CMOS was its key advantage, but as technologies have scaled down, dynamic and leakage power have become critical challenges.

#### **6.1 Sources of Power Consumption**

The total power consumed by a CMOS circuit is the sum of three main components.<sup>1</sup>

1. Dynamic (Switching) Power: This is the power consumed during the charging and discharging of the load capacitances at the output of logic gates. When a node transitions from 0 to 1, energy is drawn from the power supply (VDD) to charge the node's capacitance (CL). Half of this energy is stored in the capacitor, and the other half is dissipated as heat in the pull-up pMOS transistor. When the node transitions from 1 to 0, the stored energy is dissipated as heat in the pull-down nMOS transistor. The average dynamic power is given by the well-known formula:

Pdynamic=α·CL·VDD2·fclk

- where  $\alpha$  is the activity factor (the probability that a power-consuming transition occurs in a clock cycle), CL is the total load capacitance, VDD is the supply voltage, and fclk is the clock frequency.1
- 2. **Short-Circuit Power:** During the finite rise and fall times of an input signal, there is a brief period when both the pMOS and nMOS transistors in a CMOS gate are simultaneously ON. This creates a direct "short-circuit" path from VDD to ground,

- causing a current spike that dissipates power without contributing to charging the load capacitance. This component is exacerbated by slow input transition times and small output loads.<sup>1</sup>
- 3. **Static (Leakage) Power:** This is the power consumed when the circuit is in a steady state (not switching). In deep submicron technologies, leakage has become a dominant contributor to total power consumption. The primary sources of leakage are:
  - Subthreshold Leakage: The current that flows between the source and drain even when the gate-to-source voltage is below the threshold voltage (VGS<Vth). This current is exponentially dependent on Vth and temperature, making it a severe problem for low-Vth devices used in high-performance circuits.<sup>1</sup>
  - Gate Oxide Tunneling: In modern devices, the gate oxide layer is so thin (a few atomic layers) that electrons can tunnel directly through it from the gate to the substrate or channel, creating a gate leakage current.
  - Junction Leakage: The reverse-bias current that flows through the PN junctions formed by the source/drain diffusion regions and the substrate or well.<sup>1</sup>

#### **6.2 Low-Power Design Methodologies**

Low-power design strategies target the parameters in the power equation. A comprehensive approach involves optimization at all levels of design, from architecture to circuit and physical layout.<sup>1</sup>

- Reducing Supply Voltage (VDD): Since dynamic power is proportional to VDD2, reducing the supply voltage is the most effective method for power reduction. However, this comes at the cost of increased gate delay, which degrades performance.
  - Voltage Scaling and Performance Trade-off: The central challenge is to lower VDD without sacrificing speed. This can be partially achieved by also scaling down the threshold voltage (Vth), but this increases subthreshold leakage.
  - Architectural Techniques: To maintain system throughput at a lower clock frequency (and thus lower VDD), architectural parallelism or pipelining can be employed. By processing multiple data streams in parallel or by breaking a long combinational path into smaller pipelined stages, the time available for each operation is increased, allowing for a lower, power-saving supply voltage.<sup>1</sup>
  - Multiple Voltage Domains (MVS): In this advanced technique, different parts of a chip run on different supply voltages. Critical paths that require high performance are powered by a higher VDD, while less critical paths operate at a lower VDD to save power. This requires level-shifter circuits to interface between the different voltage domains.<sup>1</sup>
- Technology Scaling: Historically, technology scaling has been a key driver for

performance and power improvements. Two primary scaling models exist:

**Table 2: Comparison of Technology Scaling Methodologies** 

| Parameter               | Constant Field Scaling<br>(Factor S > 1) | Constant Voltage Scaling<br>(Factor S > 1) |
|-------------------------|------------------------------------------|--------------------------------------------|
| Dimensions (W, L, tox)  | 1/S                                      | 1/S                                        |
| Supply Voltage (VDD)    | 1/S                                      | 1 (Constant)                               |
| Threshold Voltage (Vth) | 1/S                                      | 1 (Constant)                               |
| Gate Capacitance (Cg)   | 1/S                                      | 1/S                                        |
| Drain Current (ID)      | 1/S                                      | S                                          |
| Power Dissipation (P)   | 1/S2                                     | S                                          |
| Power Density (P/Area)  | 1 (Constant)                             | S3                                         |
| Delay (td)              | 1/S                                      | 1/S2                                       |
| Energy (E=P·td)         | 1/S3                                     | 1/S                                        |

#### Data sourced from 1

This table reveals a critical historical trend. Constant field scaling keeps power density constant but requires changing voltage standards. For many years, the industry followed constant voltage scaling to maintain compatibility, which provided immense performance gains (delay improved as 1/S2) but led to an unsustainable explosion in power density (S3). This is the primary reason power management has become a central focus of modern VLSI design.

#### • Reducing Switching Activity (α):

• Clock Gating: This is one of the most effective techniques. The clock signal is a major power consumer as it switches every cycle and drives a large capacitive load. Clock gating involves using logic (e.g., an AND gate with an enable signal) to disable the clock to modules or registers that are idle, thus preventing all switching activity within them.<sup>1</sup>

- Glitch Reduction: Spurious transitions, or glitches, in combinational logic can cause significant unnecessary power dissipation. These can be minimized by balancing the delays of paths that converge at a logic gate.
- Reducing Switched Capacitance (CL): This involves minimizing both the physical
  capacitance of wires and the size of transistors. It is achieved through careful logic
  synthesis, selection of appropriate circuit styles (e.g., pass-transistor logic can
  sometimes implement functions with fewer transistors), and optimized physical design
  (placement and routing).<sup>1</sup>
- **Controlling Leakage Power:** As leakage becomes dominant, specific techniques are required:
  - Multiple Threshold Voltages (Multi-Vth): The standard cell library contains cells
    with different threshold voltages. High-Vth cells are slower but have very low leakage.
    Low-Vth cells are fast but leaky. Synthesis tools use low-Vth cells only on
    timing-critical paths and high-Vth cells elsewhere to minimize leakage without
    impacting performance.
  - Power Gating: Entire blocks of the chip that are idle for long periods can be powered down completely by using high-Vth "sleep" transistors that act as switches to cut off the connection to VDD or ground.

## **Section 7: Timing Analysis in VLSI**

Ensuring that a digital design operates correctly at its target clock frequency is the goal of timing analysis. In a synchronous system, all operations are coordinated by a clock signal, and data must be successfully transmitted and captured between sequential elements (like flip-flops) within a single clock cycle. Static Timing Analysis (STA) is the industry-standard methodology for verifying this.

#### 7.1 Fundamental Timing Concepts for Sequential Elements

The behavior of a flip-flop is governed by strict timing requirements relative to the active clock edge.<sup>1</sup>

- **Setup Time (Tsu):** This is the minimum amount of time that the data input (D) of a flip-flop must be stable *before* the arrival of the active clock edge. If the data changes within this setup window, the flip-flop may enter a metastable state and capture an incorrect value.
- Hold Time (Th): This is the minimum amount of time that the data input (D) must remain

- stable *after* the arrival of the active clock edge. If the data changes within this hold window, the new value might corrupt the data that was supposed to be captured.
- Clock-to-Q Delay (Tcq): This is the propagation delay of the flip-flop itself—the time it takes for the output (Q) to reflect the captured data value after the active clock edge.

#### 7.2 The Clock Signal: Skew and Jitter

The clock signal is assumed to be a perfect, periodic signal in ideal analysis, but in reality, it is subject to variations that impact timing.

- Clock Skew: This is the difference in the arrival time of the same clock edge at different flip-flops across the chip. It is a **spatial** variation caused by differences in the physical path (wire length and buffer delays) of the clock distribution network. A positive skew between a launching and capturing flip-flop helps with setup timing but hurts hold timing, while a negative skew does the opposite.<sup>1</sup>
- Clock Jitter: This is the deviation of a clock edge from its ideal position in time. It is a temporal variation caused by noise in the clock generation circuitry (e.g., PLLs) and power supply noise. Jitter effectively reduces the available time within a clock cycle and must be budgeted for in timing analysis.<sup>1</sup>
- Clock Uncertainty: In STA, a timing margin called clock uncertainty is used to model the combined effects of jitter and other unpredictable variations, effectively tightening the timing requirements to ensure a robust design.

#### 7.3 Introduction to Static Timing Analysis (STA)

STA is a method of verifying the timing of a design by analyzing all possible paths without performing circuit simulation. It is a cornerstone of modern digital design verification due to its speed and completeness.<sup>1</sup>

#### Key Concepts:

- **Timing Paths:** STA decomposes the circuit into a collection of timing paths. Each path starts at a **startpoint** (an input port of the chip or the clock pin of a flip-flop) and ends at an **endpoint** (an output port or the data input pin of a flip-flop).
- **Arrival Time (AT):** The time it takes for a signal to propagate from its startpoint to any given point along a path.
- **Required Arrival Time (RAT):** The latest time a signal can arrive at a point without causing a timing violation.

- Slack: The difference between the RAT and the AT. A positive slack indicates that timing is met with some margin, while a negative slack indicates a timing violation that must be fixed.
- **Setup and Hold Checks:** STA performs two fundamental checks for every timing path between sequential elements.
  - Setup Check (Maximum Delay Check): This check ensures that the data path is not too slow. Data launched from a flip-flop at one clock edge must arrive at the next flip-flop before its setup time window for the next clock edge. The analysis considers the longest possible delay through the combinational logic and the shortest possible delay for the clock path to the capturing flop (worst-case scenario). The setup slack is calculated as:
    - $\$  \text{Slack}{\text{setup}} = (\text{Clock Period} + T{\text{skew}}) (T\_{cq} + T {\text{logic,max}} + T {su}) \$\$
  - Hold Check (Minimum Delay Check): This check ensures that the data path is not too
    fast. New data launched from a flip-flop must not arrive at the next flip-flop so
    quickly that it violates the hold time of the data captured on the previous clock edge.
    The analysis considers the shortest possible delay through the combinational logic
    and the longest possible delay for the clock path to the capturing flop. The hold slack
    is calculated as:

Slackhold=(Tcq+Tlogic,min)-(Tskew+Th)

A fundamental tension exists between these two checks. The most common way to fix a setup violation is to make the logic path faster (e.g., by upsizing gates or using lower-Vth cells). However, making the path faster increases the risk of creating a hold violation. Conversely, the standard way to fix a hold violation is to make the logic path slower by adding delay (e.g., inserting buffers). This, in turn, can introduce a setup violation. For this reason, timing closure is a complex, iterative optimization process performed by EDA tools, typically involving fixing setup violations first at the worst-case (slow) process corner, followed by fixing hold violations at the best-case (fast) process corner.

## Section 8: The Broader VLSI Context: From Design to Silicon

The theoretical concepts of device physics, circuit operation, and timing analysis all converge within the practical framework of the VLSI design flow. This process transforms a high-level functional description into a physical layout ready for manufacturing. A successful design must not only be logically correct and meet performance targets but also be robust, reliable,

#### 8.1 The VLSI Design Flow (RTL-to-GDSII)

The modern automated design flow is a sequence of steps, each managed by sophisticated EDA tools, that progressively refine the design from abstract logic to concrete geometry.

- 1. **RTL Design:** The functionality of the chip is described using a Hardware Description Language (HDL) like Verilog or VHDL.
- 2. **Logic Synthesis:** An EDA tool translates the RTL code into a gate-level **netlist**, which is an interconnection of standard cells (like NANDs, NORs, and flip-flops) from a specific technology library. This step involves logic optimization to meet initial timing, area, and power goals.<sup>1</sup>
- 3. **Floorplanning:** This is the first step of physical design. The overall chip area is defined, large blocks (macros like memories and IP cores) are placed, and the power delivery network (PDN) is planned. A good floorplan is critical for avoiding problems later in the flow.<sup>1</sup>
- 4. **Placement:** The standard cells from the netlist are placed into rows within the floorplan. The goal is to place connected cells close together to minimize wire length and routing congestion.
- 5. Clock Tree Synthesis (CTS): A balanced clock distribution network is built to deliver the clock signal to all sequential elements with minimal skew and acceptable insertion delay.<sup>1</sup>
- 6. **Routing:** The metal wires that connect the terminals of the placed cells are created, following the connections specified in the netlist.
- 7. **Physical Verification:** The final layout is checked for design rule violations (DRC) and to ensure it matches the original netlist (LVS Layout Versus Schematic).

This flow is highly iterative. For instance, timing analysis is performed after each major step, and the results are used to guide further optimization. The placement of macros during floorplanning directly impacts the routability (congestion), power integrity (IR drop), and the structure of the clock tree, illustrating the deep interdependence of these stages.

### 8.2 Physical Design and Signal Integrity

As designs operate at higher frequencies and lower voltages, physical effects that were once negligible become major concerns.

• Congestion: This occurs when the demand for routing resources in a particular area

- exceeds the available supply of metal tracks. It is often caused by high local cell density or poor floorplanning, such as placing macros in a way that creates routing bottlenecks. To mitigate congestion, designers use **placement blockages** to prevent cells from being placed in sensitive areas and **density screens** to limit the cell density in a region.<sup>1</sup>
- IR Drop: The metal wires of the power delivery network have finite resistance. As cells draw current, a voltage drop (V=I×R) occurs along these wires. This IR drop means that cells farther from the power pads receive a lower effective supply voltage. Static IR drop is the average voltage drop, while dynamic IR drop is a transient drop caused by a large number of cells switching simultaneously. Severe IR drop can slow down cells, causing timing violations, or even lead to functional failure. Remedies include designing a robust PDN with wider power straps and inserting decoupling capacitors (decaps)—on-chip capacitors that act as local charge reservoirs to supply current during peak demand.<sup>1</sup>

#### 8.3 Reliability and Manufacturability

A design must be robust not only to its own operational stresses but also to external events and the imperfections of the manufacturing process.

- Latch-up: The bulk CMOS structure contains parasitic bipolar transistors (a pnp and an npn) that can form a parasitic Silicon-Controlled Rectifier (SCR). If triggered by a transient current (e.g., from an I/O pin), this SCR can create a low-impedance path between VDD and ground, causing a short circuit that can permanently damage the chip. Latch-up is prevented through careful layout practices, such as including guard rings and well taps to collect stray carriers and provide low-resistance paths to the power rails.<sup>1</sup>
- Electrostatic Discharge (ESD): A high-voltage discharge from an external source (like a human body) can destroy the ultra-thin gate oxides of the transistors. To protect the internal core logic, I/O pads contain specialized protection circuits, including large diodes and ESD clamps, that are designed to safely shunt the high ESD current to ground.<sup>1</sup>
- **Special Physical-Only Cells:** The standard cell library includes many cells that have no logical function but are essential for manufacturability and reliability.<sup>1</sup>
  - **Well Taps:** Connect the n-well and p-substrate to the power rails to prevent latch-up.
  - End Caps: Placed at the ends of cell rows to ensure proper well continuity and terminate the rows correctly.
  - **Filler Cells:** Fill empty spaces in the cell rows to ensure continuity of power rails and meet manufacturing density rules.
- Engineering Change Orders (ECO): It is often necessary to fix functional bugs or timing violations late in the design cycle after the layout is complete. To avoid the massive cost and delay of redoing the entire physical design, an ECO process is used. Designers

pre-populate the layout with **spare cells** (unused logic gates). An ECO can then be implemented by changing only the metal interconnect layers to wire these spare cells into the circuit to implement the required fix. This "metal-only" ECO is much faster and cheaper than a full mask set change.<sup>1</sup>

#### **Section 9: Conclusions**

The journey from a single PN junction to a multi-billion transistor VLSI chip is a story of layered abstraction built upon a consistent foundation of semiconductor physics. The behavior of every digital circuit, from the simplest inverter to the most complex microprocessor, can be traced back to the fundamental principles of energy bands, carrier transport, and the voltage-controlled modulation of charge at a silicon-oxide interface.

This comprehensive guide has traversed this landscape, establishing several key conclusions for the aspiring VLSI designer:

- 1. Physics Informs Design: A deep understanding of device physics is not merely academic; it is the basis for practical design decisions. Concepts like mobility difference directly dictate transistor sizing for symmetric inverters, while the body effect explains the need for careful sizing in stacked logic. Second-order effects like DIBL and velocity saturation are no longer secondary—they are the primary drivers of leakage power and current limitations in modern nodes.
- 2. CMOS Dominance is Built on Fundamental Advantages: The analysis of various inverter topologies reveals precisely why CMOS technology prevails. Its rail-to-rail output swing provides superior noise immunity, and its complementary structure results in near-zero static power consumption. These are not incremental improvements but order-of-magnitude advantages that have enabled the scaling of complex digital systems.
- 3. Performance is a System-Level, Path-Based Problem: Optimizing a single gate in isolation is a flawed strategy. The performance of a digital circuit is determined by the timing of its critical paths. A decision to upsize a gate to make it faster has a direct, and potentially negative, impact on the preceding gate by increasing its load. This inherent trade-off between a gate's drive strength and its input capacitance makes timing closure a holistic optimization problem, elegantly captured by the theory of Logical Effort and automated by sophisticated EDA tools.
- 4. Power is a First-Order Design Constraint: The exponential increase in power density forced a paradigm shift in VLSI design. Power is no longer an afterthought but a primary metric to be optimized alongside performance and area (PPA). The most effective low-power techniques, such as voltage scaling, clock gating, and power gating, require a deep understanding of the sources of power dissipation and must be considered from

- the earliest stages of architectural design.
- 5. Physical Design is the Convergence of Logic, Electrical, and Manufacturing Realities: The physical layout of a circuit is where abstract logic meets the laws of physics and the limitations of manufacturing. Issues like routing congestion, IR drop, latch-up, and ESD are not peripheral concerns; they are central challenges that determine whether a design will function reliably, or at all. The modern VLSI design flow is a process of co-optimization, where logical intent is continuously refined against physical constraints to produce a robust and manufacturable final product.

For the student preparing for a career in VLSI physical design, this integrated perspective is crucial. An expert-level understanding is not just about knowing the "what" (e.g., what is setup time?) but the "why" (e.g., why does fixing a setup violation risk creating a hold violation?). It is the ability to connect a physical phenomenon like the body effect to a design choice like transistor sizing, and to understand how that choice ripples through the entire design, impacting power, performance, and area, that defines true expertise in this field.

#### Works cited

- 1. 0072460539cmos.pdf
- 2. Band diagram Wikipedia, accessed September 11, 2025, https://en.wikipedia.org/wiki/Band\_diagram
- 3. Energy Diagram of PN junction & Depletion Region Automation Forum, accessed September 11, 2025, <a href="https://automationforum.co/energy-diagram-of-pn-iunction-depletion-region/">https://automationforum.co/energy-diagram-of-pn-iunction-depletion-region/</a>
- 4. energy band structure of open circuited pn junction WordPress.com, accessed September 11, 2025,
  - https://ashwinjs.files.wordpress.com/2019/02/energy-band.pdf
- 5. PN and Metal-Semiconductor Junctions, accessed September 11, 2025, <a href="https://www.chu.berkeley.edu/wp-content/uploads/2020/01/Chenming-Hu\_ch4-1.">https://www.chu.berkeley.edu/wp-content/uploads/2020/01/Chenming-Hu\_ch4-1.</a> pdf
- 6. Biasing of P-N Junctions HyperPhysics, accessed September 11, 2025, http://hyperphysics.phy-astr.gsu.edu/hbase/Solids/pnjun2.html
- 7. MOS Capacitor's three regimes-Accumulation, Depletion, Inversion Virtual Labs, accessed September 11, 2025, <a href="https://mevlsi-iitkqp.vlabs.ac.in/exp/pmos-capacitor/theory.html">https://mevlsi-iitkqp.vlabs.ac.in/exp/pmos-capacitor/theory.html</a>
- 8. Band diagram of n-type MOS capacitor biased in (a) accumulation, (b) depletion and (c) inversion operation mode. ResearchGate, accessed September 11, 2025, <a href="https://www.researchgate.net/figure/Band-diagram-of-n-type-MOS-capacitor-biased-in-a-accumulation-b-depletion-and-c\_fig3\_324181407">https://www.researchgate.net/figure/Band-diagram-of-n-type-MOS-capacitor-biased-in-a-accumulation-b-depletion-and-c\_fig3\_324181407</a>
- 9. B Ideal MOS Capacitor IuE, accessed September 11, 2025, https://www.iue.tuwien.ac.at/phd/hehenberger/dissap2.html
- 10. MOS Capacitor, accessed September 11, 2025, <a href="https://www.chu.berkeley.edu/wp-content/uploads/2020/01/Chenming-Hu\_ch5-1.pdf">https://www.chu.berkeley.edu/wp-content/uploads/2020/01/Chenming-Hu\_ch5-1.pdf</a>
- 11. MOSFET structure and operation principles | Semiconductor | SHINDENGEN

- ELECTRIC MFG.CO.,LTD, accessed September 11, 2025, <a href="https://www.shindengen.com/products/semi/column/basic/mosfet/mosfet\_struct">https://www.shindengen.com/products/semi/column/basic/mosfet/mosfet\_struct</a> ure and operation principles.html
- 12. MOSFET Structure and Operation for Analog IC Design Technical Articles, accessed September 11, 2025, <a href="https://www.allaboutcircuits.com/technical-articles/mosfet-structure-and-operation-for-analog-ic-design/">https://www.allaboutcircuits.com/technical-articles/mosfet-structure-and-operation-for-analog-ic-design/</a>
- 13. N-Channel Enhancement MOSFET | Working & V-I Characteristics Electronics For You, accessed September 11, 2025, <a href="https://www.electronicsforu.com/technology-trends/learn-electronics/n-channel-enhancement-mosfet-working-vi-graph">https://www.electronicsforu.com/technology-trends/learn-electronics/n-channel-enhancement-mosfet-working-vi-graph</a>
- 14. The MOSFET and Metal Oxide Semiconductor Tutorial, accessed September 11, 2025, https://www.electronics-tutorials.ws/transistor/tran 6.html
- 15. How to Measure a MOSFET I-V Curve Tektronix, accessed September 11, 2025, https://www.tek.com/en/blog/how-to-measure-a-mosfet-i-v-curve
- 16. Lecture 4 MOSFET (III) I-V Characteristics, accessed September 11, 2025, <a href="https://picture.iczhiku.com/resource/eetop/WhlthTUPKgFhYMnn.pdf">https://picture.iczhiku.com/resource/eetop/WhlthTUPKgFhYMnn.pdf</a>
- 17. Threshold voltage and body effect | Semiconductor Physics Class Notes Fiveable, accessed September 11, 2025, <a href="https://library.fiveable.me/physics-models-semiconductor-devices/unit-8/threshold-voltage-body-effect/study-quide/mT3obligEMqLauiC">https://library.fiveable.me/physics-models-semiconductor-devices/unit-8/threshold-voltage-body-effect/study-quide/mT3obligEMqLauiC</a>
- 18. Threshold voltage Wikipedia, accessed September 11, 2025, https://en.wikipedia.org/wiki/Threshold voltage
- 19. VLSI#18 The Body Effect in MOSFET | Threshold Voltage Shift Explained with Formula & Impact | EC YouTube, accessed September 11, 2025, https://www.youtube.com/watch?v=qEE 3nJMgLU
- 20. Threshold Voltage with Body Effect in MOSFET YouTube, accessed September 11, 2025, <a href="https://www.youtube.com/watch?v=N9INDc6Rmj4">https://www.youtube.com/watch?v=N9INDc6Rmj4</a>
- 21. Channel length modulation Wikipedia, accessed September 11, 2025, <a href="https://en.wikipedia.org/wiki/Channel length modulation">https://en.wikipedia.org/wiki/Channel length modulation</a>
- 22. Channel Length Modulation in MOSFET (Basics, Working, Characteristics & Drain Current Derivation) YouTube, accessed September 11, 2025, https://www.youtube.com/watch?v=wJkqsiVQFis
- 23. CMOS Inverter: DC Analysis, accessed September 11, 2025, <a href="https://www.egr.msu.edu/classes/ece410/mason/files/Ch7.pdf">https://www.egr.msu.edu/classes/ece410/mason/files/Ch7.pdf</a>
- 24. Significance of -1 slope in CMOS inverter transfer characteristics, accessed September 11, 2025, <a href="https://electronics.stackexchange.com/questions/174786/significance-of-1-slope-in-cmos-inverter-transfer-characteristics">https://electronics.stackexchange.com/questions/174786/significance-of-1-slope-in-cmos-inverter-transfer-characteristics</a>
- 25. Verilog | PDF | Cmos | Mosfet Scribd, accessed September 11, 2025, https://www.scribd.com/document/781208875/Verilog
- 26. (PDF) Transistor sizing analysis of regular fabrics ResearchGate, accessed September 11, 2025, <a href="https://www.researchgate.net/publication/50882190\_Transistor\_sizing\_analysis\_of\_regular\_fabrics">https://www.researchgate.net/publication/50882190\_Transistor\_sizing\_analysis\_of\_regular\_fabrics</a>

- 27. US6209122B1 Minimization of circuit delay and power through transistor sizing Google Patents, accessed September 11, 2025, <a href="https://patents.google.com/patent/US6209122B1/en">https://patents.google.com/patent/US6209122B1/en</a>
- 28. Gate Sizing (Introduction): VLSI Amrita Virtual Lab, accessed September 11, 2025, <a href="https://vlab.amrita.edu/?sub=3&brch=66&sim=517&cnt=824">https://vlab.amrita.edu/?sub=3&brch=66&sim=517&cnt=824</a>
- 29. Lecture 12: CMOS logic sizing, accessed September 11, 2025, <a href="https://cpb-us-w2.wpmucdn.com/sites.coecis.cornell.edu/dist/4/81/files/2019/06/4740">https://cpb-us-w2.wpmucdn.com/sites.coecis.cornell.edu/dist/4/81/files/2019/06/4740</a> lecture 12-CMOS-logic-sizing.pdf
- 30. RL-Sizer: VLSI Gate Sizing for Timing Optimization using Deep Reinforcement Learning, accessed September 11, 2025, https://gtcad.gatech.edu/www/papers/dac21-3.pdf
- 31. Perfomance improvement with dedicated transistor sizing for MOSFET and FinFET devices, accessed September 11, 2025, <a href="https://www.researchgate.net/publication/263925398">https://www.researchgate.net/publication/263925398</a> Perfomance improvement with dedicated transistor sizing for MOSFET and FinFET devices
- 32. The SR latch Educative.io, accessed September 11, 2025, <a href="https://www.educative.io/answers/the-sr-latch">https://www.educative.io/answers/the-sr-latch</a>
- 33. 7. Latches and Flip-Flops, accessed September 11, 2025, <a href="https://www.cs.ucr.edu/~ehwang/courses/cs120b/flipflops.pdf">https://www.cs.ucr.edu/~ehwang/courses/cs120b/flipflops.pdf</a>
- 34. Edge-triggered Latches: Flip-Flops | Multivibrators | Electronics Textbook All About Circuits, accessed September 11, 2025, <a href="https://www.allaboutcircuits.com/textbook/digital/chpt-10/edge-triggered-latches-flip-flops/">https://www.allaboutcircuits.com/textbook/digital/chpt-10/edge-triggered-latches-flip-flops/</a>
- 35. Edge Triggered D Flip Flop or Clocked D Flip Flop YouTube, accessed September 11, 2025, <a href="https://www.youtube.com/watch?v=O0Xq3Cz2OHE">https://www.youtube.com/watch?v=O0Xq3Cz2OHE</a>
- 36. Identifying Static and Dynamic Power in a CMOS Inverter Adapted for ECE 126 by Thomas Farmer Orig, accessed September 11, 2025, <a href="https://www2.seas.gwu.edu/~vlsi/ece218/SPRING/reference/lab6\_power\_dissipation">https://www2.seas.gwu.edu/~vlsi/ece218/SPRING/reference/lab6\_power\_dissipation</a>
- 37. Simulating the Short-Circuit Power Dissipation of a CMOS Inverter Technical Articles, accessed September 11, 2025, <a href="https://www.allaboutcircuits.com/technical-articles/simulating-the-short-circuit-power-dissipation-of-a-cmos-inverter/">https://www.allaboutcircuits.com/technical-articles/simulating-the-short-circuit-power-dissipation-of-a-cmos-inverter/</a>
- 38. Implementing Low Power Design Through Voltage Scaling in VLSI | System Analysis Blog, accessed September 11, 2025, <a href="https://resources.system-analysis.cadence.com/blog/msa2021-implementing-low-power-design-through-voltage-scaling-in-vlsi">https://resources.system-analysis.cadence.com/blog/msa2021-implementing-low-power-design-through-voltage-scaling-in-vlsi</a>
- 39. Deterministic Clock Gating for Microprocessor Power Reduction College of Engineering Purdue University, accessed September 11, 2025, <a href="https://engineering.purdue.edu/~vijay/papers/2003/dcg.pdf">https://engineering.purdue.edu/~vijay/papers/2003/dcg.pdf</a>
- 40. Clock gating Wikipedia, accessed September 11, 2025, https://en.wikipedia.org/wiki/Clock gating
- 41. STA | Zero to ASIC Course, accessed September 11, 2025, https://www.zerotoasiccourse.com/terminology/sta/
- 42. Setup and Hold Time Explained, accessed September 11, 2025,

- https://www.icdesigntips.com/2020/10/setup-and-hold-time-explained.html
- 43. Clock Skew and Jitter YouTube, accessed September 11, 2025, https://www.youtube.com/watch?v=AZxaSeGpH4s
- 44. What is the difference between clock jitter or Clock Uncertainty Adaptive Support AMD, accessed September 11, 2025, <a href="https://adaptivesupport.amd.com/s/question/0D52E00006iHrxRSAS/what-is-the-difference-between-clock-jitter-or-clock-uncertainty?language=en\_US">https://adaptivesupport.amd.com/s/question/0D52E00006iHrxRSAS/what-is-the-difference-between-clock-jitter-or-clock-uncertainty?language=en\_US</a>
- 45. What is Static Timing Analysis (STA)? How STA works? Synopsys, accessed September 11, 2025, https://www.synopsys.com/glossary/what-is-static-timing-analysis.html
- 46. The Ultimate Guide to Static Timing Analysis (STA) AnySilicon, accessed September 11, 2025, <a href="https://anysilicon.com/the-ultimate-guide-to-static-timing-analysis-sta/">https://anysilicon.com/the-ultimate-guide-to-static-timing-analysis-sta/</a>
- 47. Static timing analysis Wikipedia, accessed September 11, 2025, https://en.wikipedia.org/wiki/Static timing analysis